Heeft u meer nodig?
Hoeveelheid | |
---|---|
1+ | € 0,674 |
10+ | € 0,480 |
100+ | € 0,366 |
500+ | € 0,322 |
1000+ | € 0,292 |
2500+ | € 0,199 |
Productgegevens
Productoverzicht
The 74AHC594PW is a 8-bit Si-gate CMOS Shift Register with output register. It is pin compatible with low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7-A. This non-inverting serial-in parallel-out shift register feeds an 8-bit D-type storage register. Separate clocks (SHCP\ and STCP\) and direct overriding clears (SHR and STR) are provided on both the shift and storage registers. A serial output (Q7S) is provided for cascading purposes. Both the shift and storage register clocks are positive-edge triggered. If the user wishes to connect both clocks together, the shift register will always be one count pulse ahead of the storage register.
- Balanced propagation delays
- All inputs have Schmitt-trigger actions
- Inputs accept voltages higher than VCC
- Independent direct overriding clears on shift and storage registers
- Independent clocks for shift and storage registers
- Latch-up performance exceeds 100mA per JESD78 class II
- CMOS Input level
- Complies with JEDEC standard No. 7A
Toepassingen
Signal Processing, Automation & Process Control
Technische specificaties
74AHC594
1 Element
TSSOP
16Pins
5.5V
74AHC
-40°C
-
MSL 1 - Unlimited
Serial to Parallel
8bit
TSSOP
2V
Non Inverted
74594
125°C
-
No SVHC (21-Jan-2025)
Technische documenten (2)
Alternatieven voor 74AHC594PW,118
1 product gevonden
Wetgeving en milieu
Land waarin het laatste noemenswaardige fabricageproces is uitgevoerdLand van oorsprong:Thailand
Land waarin het laatste noemenswaardige fabricageproces is uitgevoerd
RoHS
RoHS
Conformiteitsverklaring