Neem contact met mij op wanneer het product weer op voorraad is
Hoeveelheid | |
---|---|
100+ | € 0,284 |
500+ | € 0,251 |
1000+ | € 0,242 |
2500+ | € 0,224 |
5000+ | € 0,220 |
Productgegevens
Productoverzicht
The CD74AC109M96 is a dual positive-edge-triggered J-K Flip-flop with set and reset. It contains two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE\) or clear (CLR\) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. This versatile flip-flop can perform as toggle flip-flops by grounding K\ and tying J high. It also can perform as D-type flip-flop if J and K\ are tied together.
- Speed of Bipolar F, AS and S, with significantly reduced power consumption
- Balanced propagation delays
- ±24mA Output drive current
- SCR-Latchup-resistant CMOS process and circuit design
- Green product and no Sb/Br
Toepassingen
Aerospace, Defence, Military
Technische specificaties
74AC109
10.3ns
24mA
SOIC
Positive Edge
1.5V
74AC
-55°C
-
No SVHC (27-Jun-2018)
JK
100MHz
SOIC
16Pins
Differential
5.5V
74109
125°C
-
Technische documenten (1)
Wetgeving en milieu
Land waarin het laatste noemenswaardige fabricageproces is uitgevoerdLand van oorsprong:Mexico
Land waarin het laatste noemenswaardige fabricageproces is uitgevoerd
RoHS
RoHS
Conformiteitsverklaring