Need more?
Quantity | Price (ex VAT) |
---|---|
1+ | € 0.983 |
10+ | € 0.709 |
50+ | € 0.640 |
100+ | € 0.564 |
250+ | € 0.528 |
500+ | € 0.506 |
1000+ | € 0.470 |
2500+ | € 0.461 |
Product Information
Product Overview
The CD4018BE is a CMOS Pre-settable divide-by-N Counter consists of 5 Johnson-counter stages, buffered Q outputs from each stage and counter pre-set control gating. CLOCK, RESET, DATA, PRESET ENABLE and 5 individual JAM inputs are provided. Divide by 10, 8, 6, 4 or 2 counter configurations can be implemented by feeding the Q\5, Q\4, Q\3, Q\2, Q\1 signals respectively, back to the DATA input. Divide-by functions greater than 10 can be achieved by use of multiple CD4018B units. The counter is advanced one count at the positive clock-signal transition. Schmitt Trigger action on the clock line permits unlimited clock rise and fall times. A high RESET signal clears the counter to an all-zero condition. A high PRESET-ENABLE signal allows information on the JAM inputs to pre-set the counter. Anti-lock gating is provided to assure the proper counting sequence.
- Fully static operation
- 100% Tested for quiescent current at 20V
- Standardized, symmetrical output characteristics
- Meets all requirements of JEDEC tentative standard #13B
Applications
Clock & Timing, Industrial
Technical Specifications
CD4018
8.5MHz
DIP
16Pins
18V
4018
125°C
-
Presettable
31
DIP
3V
CD4000
-55°C
CD4000 LOGIC
No SVHC (27-Jun-2018)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Malaysia
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate