2,500 more incoming. You can reserve stock now
Quantity | Price (ex VAT) |
---|---|
5+ | € 0.428 |
50+ | € 0.265 |
100+ | € 0.230 |
500+ | € 0.203 |
1000+ | € 0.195 |
Product Information
Product Overview
The HEF4040BT is a 12-stage Binary Ripple Counter with a clock input (CP\), an overriding asynchronous master reset input (MR) and twelve fully buffered outputs (Q0 to Q11). The counter advances on the high-to-low transition of CP\. A high on MR clears all counter stages and forces all outputs low, independent of CP\. Each counter stage is a static toggle flip-flop. The clock input is highly tolerant of slow rise and fall times due to its Schmitt trigger action. It operates over a recommended VDD power supply range of 3 to 15V referenced to VSS (usually ground). Unused inputs must be connected to VDD, VSS or another input.
- Tolerant of slow clock rise and fall time
- Fully static operation
- Standardized symmetrical output characteristics
- Complies with JEDEC standard JESD 13-B
Applications
Medical, Industrial, Consumer Electronics, Automation & Process Control, Clock & Timing
Technical Specifications
HEF4040
50MHz
SOIC
16Pins
15.5V
4040
70°C
MSL 1 - Unlimited
Binary
12
SOIC
4.5V
HEF4000
-40°C
-
No SVHC (21-Jan-2025)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Netherlands
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate