Need more?
Quantity | Price (ex VAT) |
---|---|
1+ | € 2.550 |
10+ | € 2.230 |
25+ | € 1.850 |
50+ | € 1.660 |
100+ | € 1.530 |
250+ | € 1.430 |
500+ | € 1.350 |
1000+ | € 1.300 |
Product Information
Product Overview
The CD74HC138E is a CMOS high-speed Silicon Gate Decoder well suited to memory address decoding or data routing applications. Both circuits feature low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic. Both circuits have three binary select inputs (A0, A1 and A2). If the device is enabled, these inputs determine which one of the eight normally high outputs of the HC138 series will go low. Two active low and one active high enables (E1\, E2\ and E3) are provided to ease the cascading of decoders. The decoder's 8 outputs can drive 10 low power Schottky TTL equivalent loads.
- I/O port or memory selector
- Three enable inputs to simplify cascading
- Balanced propagation delay and transition times
- Significant power reduction compared to LSTTL logic ICs
Applications
Clock & Timing, Industrial
Technical Specifications
74HC138
8Outputs
DIP
2V
74HC
-55°C
-
No SVHC (27-Jun-2018)
Decoder / Demultiplexer
DIP
16Pins
6V
74138
125°C
-
Technical Docs (1)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Malaysia
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate